# 3.3 V LVTTL/LVCMOS to **Differential LVECL Translator**

## Description

The MC100EPT24 is a LVTTL/LVCMOS to differential LVECL translator. Because LVECL levels and LVTTL/LVCMOS levels are used, a -3.3 V, +3.3 V and ground are required. The small outline 8-lead package and the single gate of the EPT24 makes it ideal for those applications where space, performance, and low power are at a premium.

## Features

- 350 ps Typical Propagation Delay
- Maximum Input Clock Frequency = > 1.0 GHz Typical
- The 100 Series Contains Temperature Compensation
- Operating Range:

 $V_{CC}$  = 3.0 V to 3.6 V;  $V_{EE}$  = -3.6 V to -3.0 V; GND = 0 V

- PNP LVTTL Input for Minimal Loading
- Q Output will Default HIGH with Input Open
- These Devices are Pb-Free, Halogen Free and are RoHS Compliant



## **ON Semiconductor®**

www.onsemi.com



SOIC-8 NB TSSOP-8 DENS DT SUFFIX D SUFFIX CASE 751-07 CASE 948R-02 CASE 506AA

**MARKING DIAGRAMS\*** 





| L | = Wafer Lot       |
|---|-------------------|
| Υ | = Year            |
| W | = Work Week       |
| Μ | = Date Code       |
|   | = Pb-Free Package |

(Note: Microdot may be in either location)

\*For additional marking information, refer to Application Note AND8002/D.

## **ORDERING INFORMATION**

| Device          | Package                | Shipping†        |
|-----------------|------------------------|------------------|
| MC100EPT24DG    | SOIC-8 NB<br>(Pb-Free) | 98 Units / Tube  |
| MC100EPT24DR2G  | SOIC-8 NB<br>(Pb-Free) | 2500 Tape & Reel |
| MC100EPT24DTG   | TSSOP-8<br>(Pb-Free)   | 100 Units / Tube |
| MC100EPT24MNR4G | DFN8<br>(Pb-Free)      | 1000 Tape & Reel |

+For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.



### Table 1. PIN DESCRIPTION

| PIN             | FUNCTION                                                                                                                                                                                     |
|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Q, <u>Q</u>     | Differential LVECL Outputs                                                                                                                                                                   |
| D               | LVTTL Input                                                                                                                                                                                  |
| V <sub>CC</sub> | Positive Supply                                                                                                                                                                              |
| GND             | Ground                                                                                                                                                                                       |
| V <sub>EE</sub> | Negative Supply                                                                                                                                                                              |
| NC              | No Connect                                                                                                                                                                                   |
| EP              | (DFN8 only) Thermal exposed pad<br>must be connected to a sufficient ther-<br>mal conduit. Electrically connect to the<br>most negative supply (GND) or leave<br>unconnected, floating open. |

Figure 1. 8-Lead Pinout (Top View) and Logic Diagram

| Characteristics                                                             | Value                         |
|-----------------------------------------------------------------------------|-------------------------------|
| Internal Input Pulldown Resistor                                            | N/A                           |
| Internal Input Pullup Resistor                                              | N/A                           |
| ESD Protection<br>Human Body Model<br>Machine Model<br>Charged Device Model | > 4 kV<br>> 200 V<br>> 2 kV   |
| Moisture Sensitivity, Indefinite Time Out of Drypack (Note 1)               | Pb-Free Pkg                   |
| SOIC-8 NB<br>TSSOP-8<br>DFN8                                                | Level 1<br>Level 3<br>Level 1 |
| Flammability Rating Oxygen Index: 28 to 34                                  | UL 94 V-0 @ 0.125 in          |
| Transistor Count                                                            | 181 Devices                   |
| Meets or exceeds JEDEC Spec EIA/JESD78 IC Latchup Test                      |                               |

## Table 2. ATTRIBUTES

1. For additional information, see Application Note <u>AND8003/D</u>.

## Table 3. MAXIMUM RATINGS

| Symbol               | Parameter                                | Condition 1         | Condition 2             | Rating               | Unit |
|----------------------|------------------------------------------|---------------------|-------------------------|----------------------|------|
| V <sub>CC</sub>      | Positive Power Supply                    | GND = 0 V           | V <sub>EE</sub> = -3.3V | 3.8                  | V    |
| $V_{EE}$             | Negative Power Supply                    | GND = 0 V           | V <sub>CC</sub> = 3.3V  | -3.8                 | V    |
| V <sub>IN</sub>      | Input Voltage                            | GND = 0 V           | $V_{I} \leq V_{CC}$     | 0 to V <sub>CC</sub> | V    |
| l <sub>out</sub>     | Output Current                           | Continuous<br>Surge |                         | 50<br>100            | mA   |
| T <sub>A</sub>       | Operating Temperature Range              |                     |                         | -40 to +85           | °C   |
| T <sub>stg</sub>     | Storage Temperature Range                |                     |                         | -65 to +150          | °C   |
| $\theta_{JA}$        | Thermal Resistance (Junction-to-Ambient) | 0 lfpm<br>50 lfpm   | SOIC-8 NB<br>SOIC-8 NB  | 190<br>130           | °C/W |
| $\theta_{\text{JC}}$ | Thermal Resistance (Junction-to-Case)    | Standard Board      | SOIC-8 NB               | 41 to 44             | °C/W |
| $\theta_{JA}$        | Thermal Resistance (Junction-to-Ambient) | 0 lfpm<br>50 lfpm   | TSSOP-8<br>TSSOP-8      | 185<br>140           | °C/W |
| $\theta_{\text{JC}}$ | Thermal Resistance (Junction-to-Case)    | Standard Board      | TSSOP-8                 | 41 to 44             | °C/W |
| $\theta_{JA}$        | Thermal Resistance (Junction-to-Ambient) | 0 lfpm<br>50 lfpm   | DFN8<br>DFN8            | 129<br>84            | °C/W |
| T <sub>sol</sub>     | Wave Solder (Pb-Free)                    |                     |                         | 265                  | °C   |
| $\theta_{JC}$        | Thermal Resistance (Junction-to-Case)    | (Note 1)            | DFN8                    | 35 to 40             | °C/W |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1. JEDEC standard multilayer board – 2S2P (2 signal, 2 power)

| Symbol           | Characteristic                  | Condition                 | Min | Тур | Max  | Unit |
|------------------|---------------------------------|---------------------------|-----|-----|------|------|
| I <sub>IH</sub>  | Input HIGH Current              | V <sub>IN</sub> = 2.7 V   |     |     | 20   | μΑ   |
| I <sub>IHH</sub> | Input HIGH Current HIGH Voltage | $V_{CC} = V_{IN} = 3.8 V$ |     |     | 100  | μΑ   |
| IIL              | Input LOW Current               | V <sub>IN</sub> = 0.5 V   |     |     | -0.6 | mA   |
| V <sub>IK</sub>  | Input Clamp Voltage             | I <sub>IN</sub> = -18 mA  |     |     | -1.0 | V    |
| V <sub>IH</sub>  | Input HIGH Voltage              |                           | 2.0 |     |      | V    |
| V <sub>IL</sub>  | Input LOW Voltage               |                           |     |     | 0.8  | V    |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 50 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

## Table 5. NECL OUTPUT DC CHARACTERISTICS (V<sub>CC</sub> = 3.3 V, V<sub>EE</sub> = -3.3 V, GND = 0.0 V (Note 1))

|                 |                               | -40°C |       | 25°C  |       |       |       |       |       |       |      |
|-----------------|-------------------------------|-------|-------|-------|-------|-------|-------|-------|-------|-------|------|
| Symbol          | Characteristic                | Min   | Тур   | Max   | Min   | Тур   | Max   | Min   | Тур   | Max   | Unit |
| V <sub>OH</sub> | Output HIGH Voltage (Note 2)  | -1145 | -1020 | -895  | -1145 | -1020 | -895  | -1145 | -1030 | -895  | mV   |
| V <sub>OL</sub> | Output LOW Voltage (Note 2)   | -1945 | -1820 | -1695 | -1945 | -1820 | -1695 | -1945 | -1820 | -1695 | mV   |
| I <sub>CC</sub> | Positive Power Supply Current |       | 2.0   | 4.0   |       | 2.0   | 4.0   |       | 2.0   | 4.0   | mA   |
| I <sub>EE</sub> | Negative Power Supply Current | 20    | 30    | 38    | 20    | 30    | 38    | 20    | 30    | 38    | mA   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 50 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

1. Output levels will vary 1:1 with GND.  $V_{EE}$  can vary  $\pm$  0.3 V.

2. Outputs are terminated through a 50  $\Omega$  resistor to GND – 2 V.

|                                        |                                                     | -40°C |     | 25°C |     |     | 85°C |     |     |     |      |
|----------------------------------------|-----------------------------------------------------|-------|-----|------|-----|-----|------|-----|-----|-----|------|
| Symbol                                 | Characteristic                                      | Min   | Тур | Max  | Min | Тур | Max  | Min | Тур | Max | Unit |
| f <sub>max</sub>                       | Maximum Input Clock Frequency<br>(Figure 2)         |       | > 1 |      |     | > 1 |      |     | > 1 |     | GHz  |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> |                                                     |       | 500 | 800  | 300 | 530 | 800  | 300 | 560 | 800 | ps   |
| t <sub>JITTER</sub>                    | RMS Random Clock Jitter (Figure 2)                  |       | 0.2 | < 1  |     | 0.2 | < 1  |     | 0.2 | < 1 | ps   |
| t <sub>r</sub><br>t <sub>f</sub>       | Output Rise/Fall Times Q, Q<br>(20% - 80%) @ 50 MHz | 70    | 125 | 170  | 80  | 130 | 180  | 100 | 150 | 200 | ps   |

Table 6. AC CHARACTERISTICS ( $V_{CC} = 0 V$ ;  $V_{EE} = -3.0 V$  to -5.5 V or  $V_{CC} = 3.0 V$  to 5.5 V;  $V_{EE} = 0 V$  (Note 1))

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 50 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

1. Measured using a LVTTL source, 50% duty cycle clock source. All loading with 50  $\Omega$  to GND – 2.0 V.

2. Specifications for standard TTL input signal.



Figure 2. Output Voltage Amplitude (V<sub>OUTpp</sub>)/RMS Jitter vs. Input Clock Frequency at Ambient Temperature



Figure 3. Typical Termination for Output Driver and Device Evaluation (See Application Note <u>AND8020/D</u> – Termination of ECL Logic Devices)

## **Resource Reference of Application Notes**

| AN1405/D  | - | ECL Clock Distribution Techniques           |
|-----------|---|---------------------------------------------|
| AN1406/D  | - | Designing with PECL (ECL at +5.0 V)         |
| AN1503/D  | - | ECLinPS <sup>™</sup> I/O SPiCE Modeling Kit |
| AN1504/D  | - | Metastability and the ECLinPS Family        |
| AN1568/D  | - | Interfacing Between LVDS and ECL            |
| AN1672/D  | - | The ECL Translator Guide                    |
| AND8001/D | - | Odd Number Counters Design                  |
| AND8002/D | - | Marking and Date Codes                      |
| AND8020/D | - | Termination of ECL Logic Devices            |
| AND8066/D | - | Interfacing with ECLinPS                    |
| AND8090/D | - | AC Characteristics of ECL Devices           |
|           |   |                                             |

## PACKAGE DIMENSIONS

SOIC-8 NB **D SUFFIX** CASE 751-07 **ISSUE AK** 



- NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER.
- З.
- DIMENSION A AND B DO NOT INCLUDE MOLD PROTRUSION. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE. 4.
- PER SIDE. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION. 751-01 THRU 751-06 ARE OBSOLETE. NEW STANDARD IS 751-07. 5.
- 6.

|     | MILLIN | IETERS    | INC       | HES   |  |  |
|-----|--------|-----------|-----------|-------|--|--|
| DIM | MIN    | MAX       | MIN       | MAX   |  |  |
| Α   | 4.80   | 5.00      | 0.189     | 0.197 |  |  |
| В   | 3.80   | 4.00      | 0.150     | 0.157 |  |  |
| С   | 1.35   | 1.75      | 0.053     | 0.069 |  |  |
| D   | 0.33   | 0.51      | 0.020     |       |  |  |
| G   | 1.27   | 7 BSC     | 0.050 BSC |       |  |  |
| Η   | 0.10   | 0.10 0.25 |           | 0.010 |  |  |
| J   | 0.19   | 0.25      | 0.007     | 0.010 |  |  |
| к   | 0.40   | 1.27      | 0.016     | 0.050 |  |  |
| Μ   | 0 °    | 8 °       | 0 °       | 8 °   |  |  |
| Ν   | 0.25   | 0.50      | 0.010     | 0.020 |  |  |
| S   | 5.80   | 6.20      | 0.228     | 0.244 |  |  |

**SOLDERING FOOTPRINT\*** 



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

## PACKAGE DIMENSIONS

TSSOP-8 DT SUFFIX CASE 948R-02 **ISSUE A** 



-W-

| EXCE<br>5. TE<br>REFE<br>6. DIM | REFERENCE ONLY.    |      |       |       |  |  |  |  |  |  |
|---------------------------------|--------------------|------|-------|-------|--|--|--|--|--|--|
|                                 | MILLIMETERS INCHES |      |       |       |  |  |  |  |  |  |
| DIM                             | MIN                | MAX  | MIN   | MAX   |  |  |  |  |  |  |
| Α                               | 2.90               | 3.10 | 0.114 | 0.122 |  |  |  |  |  |  |
| В                               | 2.90               | 3.10 | 0.114 | 0.122 |  |  |  |  |  |  |
| С                               | 0.80               | 1.10 | 0.031 | 0.043 |  |  |  |  |  |  |
| D                               | 0.05               | 0.15 | 0.002 | 0.006 |  |  |  |  |  |  |
| F                               | 0.40               | 0.70 | 0.016 | 0.028 |  |  |  |  |  |  |
| G                               | 0.65               | BSC  | 0.026 | BSC   |  |  |  |  |  |  |
| K                               | 0.25               | 0.40 | 0.010 | 0.016 |  |  |  |  |  |  |
| L                               | 4.90               |      | 0.193 |       |  |  |  |  |  |  |
| М                               | 0 °                | 6 °  | 0 °   | 6 °   |  |  |  |  |  |  |

DTES:
DIMENSIONING AND TOLERANCING PER ANSI Y14,5M, 1982.
CONTROLLING DIMENSION: MILLIMETER.
DIMENSION A DOES NOT INCLUDE MOLD FLASH. PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE.
DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE.

NOTES:



#### PACKAGE DIMENSIONS







\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

#### ECLinPS is a trademark of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries.

ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <u>www.onsemi.com/site/pdf/Patent\_Marking.pdf</u>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights or the rights of others. ON Semiconductor and its officers, employees, subsidiaries, and distributors harmed for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal i

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303–675–2175 or 800–344–3860 Toll Free USA/Canada Fax: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910

Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81–3–5817–1050 ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative